## 2021 FALL

## ECE 538 - Advanced Computer Architecture Homework Assignment 2 (Individual)

## 100 points

- 1. (20 points) Answer the following qualitative questions:
- (a) (5 points) What are the types of cache misses discussed in lecture so far? Briefly describe each.

  1. Complesory misses are the initial miss due to a cold cache they exist as blocks are first brought into the cache.
- 2. Capacity misses are due to the cache being too small and exist when a count contoint the entire program.
- 3. Conflict misses are due to the lack of associativity and occurs because the righted black placement strategy.
- 4. The fourth is coherency misses. We have talked about them but they exist when caches must be kept Coherent

because memory is being shored among processors.

- (b) (5 points) How can pipelining the L1 cache improve processor performance? What negative effects can it have?

  priplining L1 Cache allow for a higher clock rate and a larger L1. The higher clock rate can improve instruction

  throughput and the larger L1 can reduce miss rate. The regative effects are the increased control and data

  hazards, which interrupt the flow of instructions through the pipeline. Beades. It will increase ache complexity.
  - (c) (5 points) How does a direct-mapped cache compare to a set-associative cache in terms of access time, logic complexity, energy, etc.?

    A directed-mapped cache is the simplest cache in terms of logic complexity and generally has a lower access

time than set-associative. Although we have seen solusions where 2-way set-associative was stightly-faster-than the directed-mapped. In terms of energy, each access for direct-mapped is almost always lower.

However, direct -mapped suffers from more conflict miss.

(d) (5 points) What is Average Memory Access Time (AMAT)? And how it can be calculated?

AMAT is the Average memory Access Time used to measure the cache organization.

AMAT = Hot Time + Miss Rate × Miss Penalty.

- 2. (25 points) Assume you have an inorder RISC processor that has a CPI of 1.3 with an ideal memory hierarchy (i.e., all memory accesses hit in the L1 caches). For a given benchmark, 38% of instructions executed are loads and stores. The miss penalty for reads and writes to the L1 data cache is 20 clock cycles and the miss rate is 3%.
  - (a) (5 points) Calculate the CPI of your RISC processor taking memory stalls due to data accesses into account.

Because the processor is inorder, we can simply assum the processor is stalled during a cache miss. Thus, the CPI is directly impacted as shown below

(b) (5 points) The miss penalty for the Li instruction and data caches. How much factor is the miss account stalls from both the instruction and data caches. How much factor is the miss account stalls from both the instruction and data caches. How much faster is the machine with the ideal memory system?

cp1 = 1.528 cc/instr + 1% x 20cc = 1.728 cc/instr

(c) (5 points) Assuming your processor runs at 1 GHz, what is the average memory access time of the L1 instruction cache? What is the average memory access time of the L1 data cache?

We must assum that the 11 caches are accessed in 1 cc

AMA Tristr = 1 cc + 1% x 20cc = 1.2 cc

AMATL1 = 1 cc + 3% × 20 cc = 1.6 cc

(d) (5 points) Why might the hit rate be higher for the instruction cache compared to the data

Instruction access has a lot more spatial and temporal locality than data access

this is because of the way the intructions are fetched sequentially and because function calls and loops

(e) (5 points) Calculate the misses per instruction for both instruction and data caches. How does this metric differ from miss rate?

The misses per instruction for the instruction cache is the same as the miss rate because the instruction cache is accessed for every instruction. So. 1% miss finstruction.

For the data cache, the misses per instruction is the misse rate multiplicated by the number of accesses per instruction. So, 3% miss faccess × 38% access / instr = 0.014 mss/instr

Notice that the misses per instruction for the instruction and data cake are much closer.

- 3. (30 points) You are designing a System On a Chip (SoC) with your 5-stage pipelined RISC processor. The minimum system requirements are 512KB of program ROM and 16KB of RAM. For a given technology node, the critical path of your processor (ignoring memory access) is  $1\ ns$ . The access time for a 512KB ROM in the same technology is  $2.0\ ns$ , while the access time for a 16KB RAM is 16RAM is 16RA
  - (a) (5 points) Assuming the Fetch and Memory stages of your processor only access memory and the flip-flop overhead is 0.1 ns, what is the fastest achievable clock rate of your processor when directly fetching instructions from the program ROM?

the critical path of the processor without memory is Ins.

This means the maximum dolor through the 10. Ex. or wB

Stage is Ins. If we fetch right from Rom. the If stage will take 2-1 ns and the new critical path. Thus. the clock rate

2) is = 4 6.2 MHz (5 points) Assuming accesses to program ROM are cached in a 4KB instruction cache with an access time of 0.5 ns, what is the fastest achievable clock rate of your processor?



(c) (10 points) If the miss rate of the 4KB instruction cache with a 16 byte block size is 6.3% for a given workload, what is the average number of memory stall cycles per instruction your processor will see with a 4KB instruction cache? Assume the instruction cache can start a read from program ROM on the cycle after the miss is detected, and critical word first is not implemented.

Hint: Start by calculating the miss penalty in clock cycles and remember a cache miss fills an entire line

the miss penalty will be calculatted as follows:

The first cycle when the 
$$\frac{16 \text{ byte}}{4 \text{ byte}}$$
  $\times$   $\frac{2 \cdot |ns|}{|ns| cc}$   $= |cc| + 4 \times 3cc = |3| cc$ 

The first cycle when the  $\frac{1}{4}$  of ROM needs determine number of cycles  $\frac{1}{4}$  of ROM needs  $\frac{1}{4}$  of ROM needs  $\frac{1}{4}$  of ROM needs  $\frac{1}{4}$  of ROM  $\frac{1}{$ 

(d) (10 points) Without the instruction cache, the processor is able to complete 4 million instructions from the same workload in 4.8 million clock cycles. What will be the CPI of your processor with the 4KB instruction cache, assuming the same workload?

without the instruction cache,

the cp1 = 
$$1.2 \text{ cc}/\text{instr} + 6.3 \% \times 13$$
  
=  $2.02 \text{ cc}/\text{instr}$ 

Thus, stalls per instruction  $= 6.3\% \times 13 \text{ cc}$  = 0.819 cc finstru

4. (25 points) Consider the following simple C code for matrix transpose:

$$\begin{array}{ll} for(i=0;i<1024;i++)\\ for(j=0;j<1024;J++) \{\\ Y[j][i]=X[i][j] \end{array} \qquad \text{the goal of blocking is to create blocks}$$
 
$$\begin{array}{ll} Y[j][i]=X[i][j] \\ \}\\ \} \end{array}$$

Assume that both X and Y are stored in the row major order and each element in the matrices is a double word (64 bit) integer.

(a) (5 points) Execute the code on your laptop and report the execution time. Would loop interchange help improve the performance of the code? Give explanation.

(b) (10 points) Rewrite the code by applying blocking (the software technique to improve data reuse). Use a blocking factor that leads to a noticeable performance improvement on the same computer as the one used in Question A. Explain your reason for choosing the specific blocking factor.

(c) (10 points) Execute the new code and report the execution time. Make a comparison with the results reported in 5-(a).